

# LEMP LLRF Firmware and Software



J. Diaz Cruz<sup>1</sup>, N. Sawai<sup>1</sup>, A. Benwell<sup>1</sup>, S. Hoobler<sup>1</sup>, Q. Du<sup>2</sup>, S. Murthy<sup>2</sup>, and L. Doolittle<sup>2</sup>

<sup>1</sup>SLAC National Accelerator Laboratory, Menlo Park, CA, USA

<sup>2</sup>Lawrence Berkeley National Laboratory, Berkeley, CA, USA

## **Abstract**

The LCLS began operations in 2009, utilizing SLAC's normal-conducting LINAC, which features control equipment dating back to the 1960s and 1980s. The Linac Electronics Modernization Plan (LEMP) aims to replace the legacy control equipment with a system based on the open-source Marble carrier board and a modified version of the Zest digitizer board, both of which are used in the LCLS-II HE LLRF system. Adaptation of the LLRF system from the CW SRF LCLS-II to the short RF pulse NC LCLS includes leveraging the knowledge and experience gained from recent LLRF projects at SLAC and efficiently reusing the core functionality of the code base developed at LBNL. Here, we describe the firmware and software infrastructure, highlight key features, and present preliminary prototype results.

## LLRF DSP Structure global delay accl MRF timing **Timing Logic Trigger Logic** pulse ID $\operatorname{mod}_{status}$ $\mathrm{pulse}_{tg} \mid \mathrm{psk}_{tg}$ $\mathrm{intlk}_{latch}$ $\mathrm{adc}_2(t)$ Interlock $\operatorname{adc}_7(t)$ TX DDS $\mathrm{adc}_k(t)$ Pulse generator ADC [7] ADC [6] sig\_buf\_raw

### Marble and Zest+





The new LEMP system is built on the open-source Marble FPGA carrier [1] and a modified version of the Zest digitizer [2] with a custom RF front-end.

## **System Overview**



Simplified diagram of connections between the Solid State Sub Booster (SSSB), the 5045 Klystron, the modulator and the LEMP LLRF system (left), and time synchronization of LLRF triggers with the RF pulse and the **accelerate** and **standby** buckets (right).

|                           | Generation                             | Relationship                                                         | f [MHz] |
|---------------------------|----------------------------------------|----------------------------------------------------------------------|---------|
| RF                        |                                        |                                                                      | 2856    |
| MO                        |                                        |                                                                      | 2856    |
| ADC <sub>clk</sub>        | LMK01801                               | $\frac{1}{24}$ MO                                                    | 119     |
| <b>DAC</b> <sub>clk</sub> | LMK01801                               | $\frac{1}{24}$ MO $\frac{1}{12}$ MO                                  | 238     |
| $LO_{dwn}$                | $MO - \frac{MO}{112}$                  | . —                                                                  | 2830.5  |
| $LO_{up}$                 | LO <sub>dwn</sub> + ADC <sub>clk</sub> |                                                                      | 2949.5  |
| $IF_dwn$                  | RF - LO <sub>dwn</sub>                 | $\frac{3}{14}$ ADC <sub>clk</sub> $\frac{11}{28}$ DAC <sub>clk</sub> | 25.5    |
| IF <sub>up</sub>          | Zest+                                  | $\frac{11}{28}$ DAC <sub>clk</sub>                                   | 93.5    |

All frequencies are phase-locked to the 2856-MHz MO. Independent up/down-conversion LOs are synthesized using single-sideband modulation derived from the MO, with separate ADC and DAC clock domains to reduce cross-talk. The 2.856-GHz RF is down-converted to 25.5 MHz (LO<sub>dwn</sub> at 2830.5 MHz) and digitized at 119 MHz. The DAC runs at 238 MHz, generating a 93.5-MHz IF up-converted with a 2949.5-MHz LO<sub>up</sub>. No distributed LO or VCXO is used.

## Firmware and Software Design



System architecture design utilizing the BSD-licensed open-source LLRF library Bedrock [3]. The board support layer interacts with the hardware to gather ADC data and timing information, and to transmit output to the DAC. The RISC-V CPU PicoRV32 [4] manages boot-time self-initialization and testing, system configuration, and status monitoring. The abstraction layer enables flexible configuration of sampling frequencies, clocks, DSP, and EVR settings. System simulation and verification are available with a virtual cavity model.



An **EPICS IOC** is used to provide high-level monitoring and control of the system. It includes software originally developed for the LCLS-II LLRF system to facilitate communication with the FPGA and for waveform data processing. New functionality is being added to support the pulsed operation of the LCLS stations and for integration into the larger LCLS control system.

# **Prototype Test**



The prototype chassis was deployed at station 26-3 (sector 26, klystron #3), and its main functionality was verified. According to the standard NC linac operation, the RF pulse was set to 5  $\mu s$  long and the SLED control 180° phase change occurs after 3  $\mu s$  of the start of the pulse. These RF parameters are configurable from EPICS displays in order to optimize the RF performance based on local linac considerations. The system was set to trigger at the standby event, but after successful verification, the station was aligned to the accelerate event and the phase set point was optimized to increase the beam energy for a user program that allows a beam-based evaluation of the RF performance. At this time, the prototype chassis has been in operation at the klystron station 26-3 for hundreds of hours, though most often in standby, which enables testing of new development.

#### Summary

A prototype chassis for the LEMP project has been designed, tested and deployed at station 26-3, based on previous LLRF projects. After successful verification of the main functionality, the station was aligned to the accelerate event and the phase setpoint was optimized. The system has been in operation for hundreds of hours, mostly in standby mode. Future work includes finalizing the design and building more chassis to upgrade more stations.

## References

- [1] LBNL. *Marble board*, https://github.com/BerkeleyLab/Marble, 2020-2025.
- [2] LBNL. Zest board, https://github.com/BerkeleyLab/Zest, 2021.
- [3] LBNL. Bedrock: Open source IIrf fpga firmware library, https://github.com/BerkeleyLab Bedrock, 2019- 2025.
- [4] YosysHQ. PicoRV32 a size–optimized RISC–V CPU, https://github.com/YosysHQ/picorv32,